Name: Daniyar Zhakyp

ID: 201774605

Lab Section: 1

# **Lab report**

# 1.1.1. Testing a circuit

Figure 1. The circuit with an AND gate in off state.



Figure 2. The circuit with an AND gate in on state.



**Results:** The circuit is working, now let's deduce the truth table for it:

Table 1. LEDs working conditions.

| Upper switch | Lower switch | LEDs |
|--------------|--------------|------|
| Off          | Off          | Off  |
| Off          | On           | Off  |
| On           | Off          | Off  |
| On           | On           | On   |

The LEDs are working when both switchs are on, the basic logic of an AND gate.

Table 2. The carry in the addition of two binary numbers.

| Bit of #1 binary number | Bit of #2 binary number | Carry |
|-------------------------|-------------------------|-------|
| 0                       | 0                       | 0     |
| 0                       | 1                       | 0     |
| 1                       | 0                       | 0     |
| 1                       | 1                       | 1     |

So we see here the same logic: the carry is appearing only when the two summing digits are both equal to 1.

# 1.1.2. Changing a Circuit

Figure 3. The circuit with a NAND gate.



Table 3. The truth table for the NAND gate.

| Upper switch | Lower switch | LEDs |
|--------------|--------------|------|
| Off          | Off          | On   |
| Off          | On           | On   |
| On           | Off          | On   |
| On           | On           | Off  |

# 1.1.3 Making an adder

Figure 4. An adder circuit



Table 4. The truth table for the adder circuit.

| Upper switch | Lower switch | LEDs |
|--------------|--------------|------|
| Off          | Off          | Off  |
| Off          | On           | On   |
| On           | Off          | On   |
| On           | On           | Off  |

Table 5. The truth table of a binary adder.

| А | В | Z (LSB) |
|---|---|---------|
| 0 | 0 | 0       |
| 0 | 1 | 1       |
| 1 | 0 | 1       |
| 1 | 1 | 0       |

**Result:** They are the same.

Figure 5. The XOR circuit.



# 1.1.4 Adding with carry

Table 6. The circuit of adding with carry

| Left upper | Left lower | Bottom switch | Upper LED | Lower LED |
|------------|------------|---------------|-----------|-----------|
| switch     | switch     |               |           |           |
| Off        | Off        | Off           | Off       | Off       |
| Off        | Off        | On            | Off       | On        |
| Off        | On         | Off           | Off       | On        |
| Off        | On         | On            | On        | Off       |
| On         | Off        | Off           | Off       | On        |
| On         | Off        | On            | On        | Off       |
| On         | On         | Off           | On        | Off       |
| On         | On         | On            | On        | On        |

Figure 6. Truth table for a full adder

Full Adder Truth Table

| Inputs |   |     | Outp | uts |
|--------|---|-----|------|-----|
| Α      | В | Cin | Cout | s   |
| 0      | 0 | 0   | 0    | 0   |
| 0      | 0 | 1   | 0    | 1   |
| 0      | 1 | 0   | 0    | 1   |
| 0      | 1 | 1   | 1    | 0   |
| 1      | 0 | 0   | 0    | 1   |
| 1      | 0 | 1   | 1    | 0   |
| 1      | 1 | 0   | 1    | 0   |
| 1      | 1 | 1   | 1 1  |     |



**Result:** Our circuit actually works as a full adder. It shows the MSB – Cout.

## 1.1.5. Adding two digits

Figure 7. The circuit that adds two digits.



Table 7. Some values for adding two digits.

| $A_2$ | $A_1$ | Α | $B_2$ | $B_1$ | В | С | $S_4$ | $S_2$ | $S_1$ |
|-------|-------|---|-------|-------|---|---|-------|-------|-------|
| 0     | 1     | 1 | 0     | 1     | 1 | 0 | 0     | 1     | 0     |
| 0     | 1     | 1 | 0     | 1     | 1 | 1 | 0     | 1     | 1     |
| 1     | 0     | 1 | 1     | 0     | 1 | 0 | 1     | 0     | 0     |
| 1     | 0     | 1 | 1     | 0     | 1 | 1 | 1     | 0     | 1     |

#### **Answers:**

- a) Actually, this circuit can be perceived as one of the stages of an adder, where A2,A1 are the digits of one binary number, B2B1 of the other one, and C is the carry from the previous stage of the adder. Thus, S4 is the final carry which then can be used in another stage.
- b) I think that the logic of the circuitry is the same, we just need to add some new switches and LEDs.

### 1.2 Electronic Dice

### Part 1:

We fill out the table:

Figure 8. A table for an electronic dice.

|                                    |       | 4 | 4 possible light patterns available |   |        |                       |  |  |
|------------------------------------|-------|---|-------------------------------------|---|--------|-----------------------|--|--|
|                                    |       | • | <b>B</b> • •                        | ° | •<br>• | Count<br>Q₂Q₁Q₀       |  |  |
|                                    | •     | 1 |                                     |   |        | 1<br>001 <sub>2</sub> |  |  |
| lie roll                           | •     |   |                                     |   | ~      | 2<br>010 <sub>2</sub> |  |  |
| for each o                         | •••   | 1 |                                     |   | 1      | 3<br>011 <sub>2</sub> |  |  |
| Required pattern for each die roll | • •   |   |                                     | 1 | 1      | 4<br>100 <sub>2</sub> |  |  |
| Requir                             | •••   | 1 |                                     | 1 | 1      | 5<br>101 <sub>2</sub> |  |  |
|                                    | • • • |   | 1                                   | 1 | 1      | 6<br>110 <sub>2</sub> |  |  |

Figure 9. K-maps



Figure 10. The circuit when  $110_2\ \text{or}\ 6$  is activated.



Part 2:

Figure 11. K-map for an asynchronous 4-bit counter.



We have to ensure that reset=1 when 0 and 6 are present. Also the initial value of the counter is 1.

Figure 12. The reset circuit connected to the counter.



Part 3:

Figure 13. The first circuit combined with the counter.



Note: The initial value of the counter is 1. It starts from 1, ends with 5, and then resets to 1. I will attach the files so you can run it by yourself.